MCQOPTIONS
Saved Bookmarks
| 1. |
An 8-bit serial in/parallel out shift register is clocked at 4 MHz and is used to delay a serial digital signal by 1.25 s. The output that has the proper delay is ________. |
| A. | Q |
| B. | Q |
| C. | Q |
| D. | Q |
| Answer» B. Q | |