

MCQOPTIONS
Saved Bookmarks
This section includes 28 Mcqs, each offering curated multiple-choice questions to sharpen your Digital Circuits knowledge and support exam preparation. Choose a topic below to get started.
1. |
When both inputs of SR latches are high, the latch goes ___________ |
A. | Unstable |
B. | Stable |
C. | Metastable |
D. | Bistable |
Answer» D. Bistable | |
2. |
When both inputs of SR latches are low, the latch ___________ |
A. | Q output goes high |
B. | Q’ output goes high |
C. | It remains in its previously set or reset state |
D. | it goes to its next set or reset state |
Answer» D. it goes to its next set or reset state | |
3. |
When a high is applied to the Set line of an SR latch, then ___________ |
A. | Q output goes high |
B. | Q’ output goes high |
C. | Q output goes low |
D. | Both Q and Q’ go high |
Answer» B. Q’ output goes high | |
4. |
The inputs of SR latch are ___________ |
A. | x and y |
B. | a and b |
C. | s and r |
D. | j and k |
Answer» D. j and k | |
5. |
The first step of the analysis procedure of SR latch is to ___________ |
A. | label inputs |
B. | label outputs |
C. | label states |
D. | label tables |
Answer» C. label states | |
6. |
The NAND latch works when both inputs are ___________ |
A. | 1 |
B. | 0 |
C. | Inverted |
D. | Don’t cares |
Answer» B. 0 | |
7. |
The outputs of SR latch are ___________ |
A. | x and y |
B. | a and b |
C. | s and r |
D. | q and q’ |
Answer» E. | |
8. |
The SR latch consists of ___________ |
A. | 1 input |
B. | 2 inputs |
C. | 3 inputs |
D. | 4 inputs |
Answer» C. 3 inputs | |
9. |
The full form of SR is ___________ |
A. | System rated |
B. | Set reset |
C. | Set ready |
D. | Set Rated |
Answer» C. Set ready | |
10. |
How many types of latches are ___________ |
A. | 4 |
B. | 3 |
C. | 2 |
D. | 5 |
Answer» B. 3 | |
11. |
Two stable states of latches are ___________ |
A. | Astable & Monostable |
B. | Low input & high output |
C. | High output & low output |
D. | Low output & high input |
Answer» D. Low output & high input | |
12. |
Why latches are called memory devices? |
A. | It has capability to stare 8 bits of data |
B. | It has internal memory of 4 bit |
C. | It can store one bit of data |
D. | It can store infinite amount of data |
Answer» D. It can store infinite amount of data | |
13. |
Latch is a device with ___________ |
A. | One stable state |
B. | Two stable state |
C. | Three stable state |
D. | Infinite stable states |
Answer» C. Three stable state | |
14. |
A latch is an example of a ___________ |
A. | Monostable multivibrator |
B. | Astable multivibrator |
C. | Bistable multivibrator |
D. | 555 timer |
Answer» D. 555 timer | |
15. |
THE_NAND_LATCH_WORKS_WHEN_BOTH_INPUTS_ARE?$ |
A. | 1 |
B. | 0 |
C. | Inverted |
D. | Don’t cares |
Answer» B. 0 | |
16. |
The inputs of SR latch are$ |
A. | x and y |
B. | a and b |
C. | s and r |
D. | j and k |
Answer» D. j and k | |
17. |
The_first_step_of_analysis_procedure_of_SR_latch_is_to$ |
A. | label inputs |
B. | label outputs |
C. | label states |
D. | label tables |
Answer» C. label states | |
18. |
When both inputs of SR latches are high, the latch goes |
A. | Unstable |
B. | Stable |
C. | Metastable |
D. | None of the Mentioned |
Answer» D. None of the Mentioned | |
19. |
When both inputs of SR latches are low, the latch |
A. | Q output goes high |
B. | Q’ output goes high |
C. | It remains in its previously set or reset state |
D. | it goes to its next set or reset state |
Answer» D. it goes to its next set or reset state | |
20. |
When_a_high_is_applied_to_the_Set_line_of_an_SR_latch,_then |
A. | Q output goes high |
B. | Q’ output goes high |
C. | Q output goes low |
D. | None of the Mentioned |
Answer» B. Q‚Äö√Ñ√∂‚àö√ë‚àö¬• output goes high | |
21. |
The outputs of SR latch ar? |
A. | x and y |
B. | a and b |
C. | s and r |
D. | q and q’ |
Answer» E. | |
22. |
The SR latch consists of |
A. | 1 input |
B. | 2 inputs |
C. | 3 inputs |
D. | 4 inputs |
Answer» C. 3 inputs | |
23. |
The full form of SR is |
A. | System rated |
B. | Set reset |
C. | Set ready |
D. | None of the Mentioned |
Answer» C. Set ready | |
24. |
How many types of latches are |
A. | 2 |
B. | 3 |
C. | 4 |
D. | 5 |
Answer» B. 3 | |
25. |
Two stable states of latches are |
A. | Astable & Monostable |
B. | Low input & high output |
C. | High output & low output |
D. | Low output & high input |
Answer» D. Low output & high input | |
26. |
Why latches are called a memory devices? |
A. | It has capability to stare 8 bits of data |
B. | It has internal memory of 4 bit |
C. | It can store one bit of data |
D. | None of the Mentioned |
Answer» D. None of the Mentioned | |
27. |
Latch is a device with |
A. | One stable state |
B. | Two stable state |
C. | Three stable state |
D. | None of the Mentioned |
Answer» C. Three stable state | |
28. |
A latch is an example of a |
A. | Monostable multivibrator |
B. | Astable multivibrator |
C. | Bistable multivibrator |
D. | None of the Mentioned |
Answer» D. None of the Mentioned | |